VHDL
Design, Synthesis, and Simulation
Price: 810.00 INR
ISBN:
9780198093299
Publication date:
10/04/2018
Paperback
608 pages
Price: 810.00 INR
ISBN:
9780198093299
Publication date:
10/04/2018
Paperback
608 pages
VHDL: Design, Synthesis, and Simulation is a textbook designed to meet the requirements of undergraduate students of electrical engineering (EE), computer science and engineering (CSE), information technology (IT), and electronics and communication engineering (ECE). This book would be useful for postgraduate students studying the related course while it would also serve as an invaluable reference for practising engineers.
Rights: World Rights
Description
VHDL: Design, Synthesis, and Simulation is a textbook designed to meet the requirements of undergraduate students of electrical engineering (EE), computer science and engineering (CSE), information technology (IT), and electronics and communication engineering (ECE). This book would be useful for postgraduate students studying the related course while it would also serve as an invaluable reference for practising engineers.
The book begins with an introduction to the concepts of digital logic design and moves on to cover the fundamentals of VHDL. Modelling types such as dataflow, behavioural, structural, and mixed modelling are covered as separate chapters. Chapters on concurrent statements and sequential statements are covered next. The design aspect of the subject begins with the chapter on arithmetic logic unit (ALU) design, model simulation, delay modelling, followed by verification and testing. The synthesis of circuits at the register transfer level (RTL) is detailed next, followed by a chapter on placing and routing. Subsequently, comes a chapter on design examples addressing topics such as multiplier, divider, FIFO, and UART, where microcontroller is discussed in detail. The last chapter is dedicated to Verilog, yet another hardware description language with an introduction to its basic syntax, modelling, and design along with examples.
Loaded with plenty of programming examples and exercises, the book would be an ideal resource for students to gain mastery over the language.
Table of contents
- Introduction to Digital Logic Design
- Introduction to VHDL
- Dataflow Modeling
- Behavioral Modeling
- Structural Modeling
- Mixed Modeling
- Concurrent Statements
- Sequential Statements
- Advanced VHDL
- Arithmetic Logic Unit Design
- Model Simulation
- Delay Modeling
- Verification and Testing
- Synthesis
- Place and Route
- File I/O
- Floating-point Arithmetic
- Design with FPGA and CPLD
- Memories and Buses
- Design Examples
- Introduction to Verilog
Features
- Presents simple and lucid explanations for basic concepts of digital logic design using illustrations and examples
- Provides compiled and tested programs along with their outputs to help readers improve their programming skills
- Includes case studies within the text that demonstrate the implementation of the concepts learnt
- Presents numerous chapter-end exercises including fill in the blanks, true/false, multiple-choice questions with answers, short-answer type questions, and long-answer type questions for self-check and practice
- Provides point-wise summary at the end of each chapter and glossary of key terms at the end of all chapters to help readers recollect the important terminologies
Online Resources
For Faculty
- Chapter-wise PPTs
- Chapter-wise solutions for select problems
For Students
- Some important codes from different chapters
Description
VHDL: Design, Synthesis, and Simulation is a textbook designed to meet the requirements of undergraduate students of electrical engineering (EE), computer science and engineering (CSE), information technology (IT), and electronics and communication engineering (ECE). This book would be useful for postgraduate students studying the related course while it would also serve as an invaluable reference for practising engineers.
The book begins with an introduction to the concepts of digital logic design and moves on to cover the fundamentals of VHDL. Modelling types such as dataflow, behavioural, structural, and mixed modelling are covered as separate chapters. Chapters on concurrent statements and sequential statements are covered next. The design aspect of the subject begins with the chapter on arithmetic logic unit (ALU) design, model simulation, delay modelling, followed by verification and testing. The synthesis of circuits at the register transfer level (RTL) is detailed next, followed by a chapter on placing and routing. Subsequently, comes a chapter on design examples addressing topics such as multiplier, divider, FIFO, and UART, where microcontroller is discussed in detail. The last chapter is dedicated to Verilog, yet another hardware description language with an introduction to its basic syntax, modelling, and design along with examples.
Loaded with plenty of programming examples and exercises, the book would be an ideal resource for students to gain mastery over the language.
Read MoreTable of contents
- Introduction to Digital Logic Design
- Introduction to VHDL
- Dataflow Modeling
- Behavioral Modeling
- Structural Modeling
- Mixed Modeling
- Concurrent Statements
- Sequential Statements
- Advanced VHDL
- Arithmetic Logic Unit Design
- Model Simulation
- Delay Modeling
- Verification and Testing
- Synthesis
- Place and Route
- File I/O
- Floating-point Arithmetic
- Design with FPGA and CPLD
- Memories and Buses
- Design Examples
- Introduction to Verilog